Part Number Hot Search : 
3A222 C9013 AD5251 CXA2032Q TSSA5U50 CNY17F F10A60 B180A
Product Description
Full Text Search
 

To Download MAX3964 Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  general description the MAX3964 limiting amplifier, with 2mv p-p input sensit ivity and pecl data outputs, is ideal for low-cost atm , fddi, and fast ethernet fiber optic applications. the MAX3964 features an integrated power detector that senses the input-signal power. it provides a received-sig- nal-strength indicator (rssi), which is an analog indica- tion of the power level and complementary pecl loss-of- signal (los) outputs, which indicate when the power level drops below a programmable threshold. the threshold can be adjusted to detect signal amplitudes as low as 2.7mvp-p. an optional squelch function disables switching of the data outputs by holding them at a known state during an los condition. the max3965 provides the same functionality, but offers ttl-compatible los outputs. the max3968 pro- vides the same functionality as the MAX3964, but has data-output edge speed suitable for escon and 266mbps fibre channel applications. the MAX3964/max3965/max3968 are available in die form, as tested wafers, and in 20-pin qsop packages. the MAX3964etp is available in a 20-pin thin qfn package. applications 125mbps fddi receivers 155mbps lan atm receivers fast ethernet receivers escon receivers 155mbps fttx receivers features ? single supply: +3.0v to +5.5v ? 2mv p-p input sensitivity ? 1.2ns output edge speed ? loss-of-signal detector with programmable threshold ? analog received-signal-strength indicator ? output squelch function ? choice of ttl or pecl los outputs ? compatible with 4b/5b data coding MAX3964/max3965/max3968 +3.0v to +5.5v, 125mbps to 266mbps limiting amplifiers with loss-of-signal detector ________________________________________________________________ maxim integrated products 1 ordering information MAX3964 max3965 max3968 czn czp rssi los+ v cc c az 27nf los terminations are used only for the MAX3964 and max3968 v cc v cc filter v cc0 out- gnd filter 10nf c in 10nf c in 10nf 10nf out+ 155mbps tia in in- in+ gndo los- out- out+ sub* gnd r2 r1 100k (max3965 only) inv 50 ? 50 ? 50 ? 50 *pin not available on MAX3964etp. ? v cc - 2v squelch v cc v cc photodiode v th t ypical operating circuit 19-1314; rev 1; 10/02 pin configurations appear at end of data sheet. selector guide appears at end of data sheet. * dice and wafers are designed to operate over a 0? to +100? junction temperature (tj) range, but are tested and guaranteed only at t a = +25?. for pricing, delivery, and ordering information, please contact maxim/dallas direct! at 1-888-629-4642, or visit maxim? website at www.maxim-ic.com. part temp range pin-package MAX3964 cep 0 o c to +70 o c 20 qsop MAX3964c/d 0 o c to +70 o c dice* MAX3964c/dw 0 o c to +70 o c wafers* MAX3964etp -40 o c to +85 o c 20 thin qfn max3965 cep 0 o c to +70 o c 20 qsop max3965c/d 0 o c to +70 o c dice* max3965c/dw 0 o c to +70 o c wafers* max3968 cep 0 o c to +70 o c 20 qsop max3968c/d 0 o c to +70 o c dice* max3968c/dw 0 o c to +70 o c wafers* evaluation kit available
MAX3964/max3965/max3968 +3.0v to +5.5v, 125mbps to 266mbps limiting amplifiers with loss-of-signal detector 2 _______________________________________________________________________________________ absolute maximum ratings electrical characteristics?ax3964cep/max3965cep/max3968cep (v cc = +3.0v to +5.5v, pecl outputs terminated with 50 ? to (v cc - 2v), t a = 0? to +70?, unless otherwise noted. typical values are at v cc = +3.3v and t a = +25?.) (note 1) stresses beyond those listed under ?bsolute maximum ratings?may cause permanent damage to the device. these are stress rating s only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specificatio ns is not implied. exposure to absolute maximum rating conditions for extended periods may affect device reliability. (sub, gnd, gndo tied to ground) v cc , v cco .............................................................-0.5v to +7.0v filter, rssi, in+, in-, czp, czn, squelch, los+, los-, inv, vth, out+, out- ......-0.5v to (v cc + 0.5v) pecl output current (out+, out-, los+, los-) ............50ma differential voltage between czp and czn..........-1.5v to +1.5v differential voltage between in+ and in- .............-1.5v to +1.5v continuous power dissipation (t a = +70?) 20-lead thin qfn (derate 16.9mw/? above +70?) ..........................1349mw 20-pin qsop (derate 6.7mw/? above +70?)...........500mw operating temperature range............................-40? to +85? operating junction temperature range (die).....-40? to +150? processing temperature (die) .........................................+400? storage temperature range .............................-65? to +160? lead temperature (soldering, 10sec) .............................+300? parameter symbol conditions min typ max units supply current i cc pecl outputs open 22 40 ma los hysteresis input = 3.3mv p-p to 90mv p-p (note 2) 3.8 5 8.0 db squelch input current v squelch = v cc , t a = +25? 27 100 ? pecl output voltage high (note 3) -1025 -880 mv pecl output voltage low (note 3) -1810 -1620 mv pecl los output voltage high (note 3) -1035 -880 mv pecl los output voltage low (note 3) -1810 -1620 mv los assert accuracy input = 7mv p-p or 90mv p-p -2.5 +2.5 db miinimum los assert input 2.7 mv p-p maximum los deassert input 143 mv p-p input sensitivity 2.0 3.3 mv p-p input overload 1.5 v p-p 20% to 80% transition time, MAX3964/max3965 0.92 1.2 2.20 output transition time t r , t f max3968 0.4 0.8 1.2 ns pulse-width distortion (note 4) 50 200 ps ttl output high i oh = -200? 2.4 3.1 v cc v ttl output low i ol = 200? 0 0.3 0.4 v
MAX3964/max3965/max3968 +3.0v to +5.5v, 125mbps to 266mbps limiting amplifiers with loss-of-signal detector _______________________________________________________________________________________ 3 note 1: dice are tested and guaranteed at t a = +25? only. note 2: los hysteresis = 20log(v los-deassert / v los-assert ). note 3: voltage measurements are relative to supply voltage (v cc ). note 4: pwd = [(width of wider pulse) - (width of narrower pulse)] / 2, measured with 100mbps 1-0 pattern. electrical characteristics?ax3964etp (v cc = +3.0v to +5.5v, pecl outputs terminated with 50 ? to (v cc - 2v), t a = -40? to +85?. typical values measured at v cc = +3.3v and t a = +25?, unless otherwise noted.) parameter symbol conditions min typ max units supply current i cc pecl outputs open 22 45 ma los hysteresis input = 4.0mv p-p (note 2) 3.0 5 8.0 db squelch input current 27 100 ? pecl output voltage high (note 3) -1.085 -0.880 v pecl output voltage low (note 3) -1.830 -1.550 v input = 7mv p-p or 90mv p-p , 0? to +85? -3 +3 los assert accuracy input = 7mv p-p or 90mv p-p , -40? to 0? -3.6 +3.6 db minimum los assert input 2.7 mv p-p maximum los deassert input 143 mv p-p input sensitivity 24mv p-p input overload 1.5 v p-p output transition time t r , t f 20% to 80% 1.6 2.4 ns pulse-width distortion (note 4) 50 250 ps p-p t ypical operating characteristics (MAX3964 ev kit, v cc = +3.3v, decibels (db) calculated as 20 log ? v, pecl outputs terminated with 50 ? to (v cc - 2v), t a = +25?, unless otherwise noted.) 1.00 1 100 1k 10 rssi voltage vs. input amplitude 2.00 3.00 1.50 2.50 MAX3964/65toc01 input amplitude (mv) v rssi (v) input pattern is 2 23 - 1 prbs los deasserted los asserted 1.5 1.6 1.7 1.9 1.8 2.0 2.2 2.1 2.3 -40 0 20 -20 40 60 80 100 rssi voltage vs. temperature MAX3964/65toc02 temperature ( c) v rssi (v) input = 100mv input = 10mv input = 5mv 100 30 1 100 1k 10 10k pulse-width distortion vs. input amplitude 40 50 60 MAX3964/65toc03 input amplitude (mv p-p ) pwd (ps) 70 80 90
MAX3964/max3965/max3968 +3.0v to +5.5v, 125mbps to 266mbps limiting amplifiers with loss-of-signal detector 4 _______________________________________________________________________________________ t ypical operating characteristics (continued) (MAX3964 ev kit, v cc = +3.3v, decibels (db) calculated as 20 log ? v, pecl outputs terminated with 50 ? to (v cc - 2v), t a = +25?, unless otherwise noted.) 0 0.6 1.2 2.4 1.8 3.0 -50 0 -25 25 50 75 100 data output edge speed (20% to 80%) vs. temperature MAX3964/65toc04 temperature ( c) edge speed (ns) max3968 MAX3964/max3965 los operation with squelch MAX3964 toc06 data output los+ data input 10 s/div 1ns/div MAX3964/max3965 eye diagram (input = 3.3mv) MAX3964 toc07 200mv/div 1600 600 0.1 1 10 100 1k 10k output amplitude vs. input voltage (differential signal levels) 800 MAX3964/65toc05 input voltage (mv) output amplitude (mv) 1000 1200 1400
MAX3964/max3965/max3968 +3.0v to +5.5v, 125mbps to 266mbps limiting amplifiers with loss-of-signal detector _______________________________________________________________________________________ 5 pin description pin qsop qfn name function 1 19 squelch squelch input. the squelch function disables the data outputs by forcing out- low and out+ high during a loss-of-signal condition. connect to gnd or leave unconnected to disable. connect to v cc to enable squelching. 2 20 v th output of internal op amp that sets loss-of-signal threshold voltage (figure 1). connect a resistor from v th to inv and from inv to ground (minimum resistance 100k ? ) to program the desired threshold voltage. 31 inv inverting input of internal op amp that sets loss-of-signal threshold voltage (figure 1). connect a resistor from v th to inv and from inv to ground (minimum resistance 100k ? ) to program the desired threshold voltage. 42 filter filter output of full-wave logarithmic detectors (fwds). the fwd outputs are summed together at filter to generate the received-signal-strength indicator (rssi). connect a capacitor from filter to v cc for proper operation. 53 rssi received-signal-strength indicator output. the analog dc voltage at rssi indicates the input signal power. the rssi output is reduced approximately 120mv when los+ is asserted. 64 in- inverting data input 75 in+ noninverting data input 8 sub substrate. connect to ground. 9, 10 6, 7, 8 gnd ground 11 9 czp auto-zero capacitor input. connect a capacitor between czp and czn to determine the offset- correction-loop bandwidth. 12 10 czn auto-zero capacitor input. connect a capacitor between czp and czn to determine the offset- correction-loop bandwidth. 13 11 v cco output buffer supply voltage. connect to the same potential as v cc , but filter v cco and v cc separately. 14 12 out+ noninverting pecl data output. terminate with 50 ? to (v cc - 2v). 15 13 out- inverting pecl data output. terminate with 50 ? to (v cc - 2v). 16 14 los- inverting loss-of-signal output. los- is asserted low when input power drops below the los threshold. for the MAX3964/max3968, this pin is pecl compatible and should be terminated with 50 ? to (v cc - 2v). for the max3965, this outpt is ttl compatible and does not require termination. 17 15 los+ noninverting loss-of-signal output. los+ is asserted high when input power drops below the los threshold. for the MAX3964/max3968, this pin is pecl compatible and should be terminated with 50 ? to (v cc - 2v). for the max3965, this output is ttl compatible and does not require termination. v cco MAX3964/max3968: this pin can be left open or connected to the positive supply. 18 16 gndo max3965: this pin must be connected to ground. 19, 20 17, 18 v cc +3.0v to +5.5v supply voltage ?p exposed pad connect the exposed pad to board ground for optional electrical and thermal performance.
MAX3964/max3965/max3968 +3.0v to +5.5v, 125mbps to 266mbps limiting amplifiers with loss-of-signal detector 6 _______________________________________________________________________________________ detailed description the MAX3964 contains a series of limiting amplifiers and power detectors, offset correction, data-squelch circuitry, and pecl output buffers for data and loss-of- signal (los) outputs. the max3965 is functionally the same, but it provides ttl buffers on the los outputs. the max3968 provides pecl los outputs with data outputs suitable for 266mbps. figure 1 shows a func- tional diagram of the MAX3964/max3965/max3968. limiting amplifiers a series of four limiting amplifiers provides gain of approximately 65db. power detector each amplifier stage contains a full-wave logarithmic detector (fwd), which indicates the rms input signal power. the fwd outputs are summed together at the filter pin where the signal is filtered by an external capacitor (cfilter) connected between filter and v cc . the filter signal generates the rssi output volt- age, which is proportional to the input power in deci- bels. when los+ is low, v rssi is approximated by the following equation: v rssi (v) = 1.2v + 0.5log (v in ) where v in is measured in mvp-p. this relation translates to a 25mv increase in v rssi for every 1db increase in v in (25mv/db). the rssi output is reduced approximately 120mv when los+ is asserted. pecl outputs the data outputs (out+, out-) and the MAX3964/ max3968 loss-of-signal outputs (los+, los-) are sup- ply-referenced pecl outputs. standard pecl termina- tion at each output of 50 ? to (v cc - 2v) is recommended for best performance. ttl outputs the max3965 los outputs (los+, los-) are imple- mented with open-collector schottky-clamped ttl- compatible outputs. the los outputs are pulled to v cc internally with 2k ? resistors and do not require external pullup resistors. input offset correction a low-frequency feedback loop around the limiting amplifier improves receiver sensitivity and powerdetec- tor accuracy. the offset-correction loop? bandwidth is determined by an external capacitor (caz) connected between the czp and czn pins. the offset correction is optimized for data streams with a 50% duty cycle. a different average duty cycle results in increased pulse-width distortion and loss of czn czp out+/out- los+/los- rssi squelch los+ los comparator filter in+/in- v cc v cco r1 r2 vtr sub gnd gndo (max3965 only) inv v cc c filter fwd = full-wave detector c az limiter offset correction limiter i i o limiter limiter fwd fwd fwd fwd 1.2v reference MAX3964 max3965 max3968 figure 1. functional diagram
MAX3964/max3965/max3968 +3.0v to +5.5v, 125mbps to 266mbps limiting amplifiers with loss-of-signal detector _______________________________________________________________________________________ 7 sensitivity. the offset-correction circuitry is less sensi- tive to variations of input duty cycle (for example, the 40% to 60% duty cycle encountered in 4b/5b coding) when the input is less than 30mvp-p. loss-of-signal comparator the los comparator indicates when the input signal power is below the programmed los threshold. to ensure supply and temperature independence, vth is generated by a 1.2v bandgap reference. the op amp? external gain-setting resistors (r1 and r2) can be chosen to set v th between 1.2v and 2.4v. to ensure chatter-free operation, the los comparator is designed with approximately 5db of hysteresis. squelch the squelch function disables the data outputs by forc- ing out- low and out+ high during a los condition. this function ensures that when there is a loss of sig- nal, the limiting amplifier (and all downstream devices) does not respond to input noise or corrupt data. connect squelch to gnd or leave it unconnected to disable squelch. connect squelch to v cc to enable data squelching. applications information program the los threshold figure 2 provides information for selecting the los threshold voltage (v th ). if r1 is 100k ? and if the responsivities of the photodiode and preamplifier are known, then the value of r2 can be selected from figure 2 to provide los assert at the desired input power. select capacitors a typical MAX3964/max3965/max3968 implementation requires four external capacitors (c az , c filter , and two input coupling capacitors). for all applications up to 266mbps, maxim recommends the following: c az = 27nf c filter = 10nf c in = 10nf wire bonding for high-current density and reliable operation, the MAX3964 series uses gold metalization. diepad size is 4mils square with a 6mil pitch. die thickness is 15mils. 0 20 80 60 40 120 100 -40 -36 -34 -38 -32 -30 -28 -26 optical input power at los assert (dbm) value of r2 (k ?  ) 200kv/w 30kv/w 10kv/w 15kv/w 20kv/w 100kv/w figure 2. los assert programming resistor vs. los assert power (for various pin-tia gains ) part data rate (mbps) los outputs MAX3964 125 to 155 pecl max3965 125 to 155 ttl max3968 125 to 266 pecl selector guide
MAX3964/max3965/max3968 +3.0v to +5.5v, 125mbps to 266mbps limiting amplifiers with loss-of-signal detector 8 _______________________________________________________________________________________ 20 19 18 17 16 15 14 13 1 2 3 4 5 6 7 8 v cc v cc v cco los+ filter inv v th top view los- out- out+ v cco sub in+ in- rssi 12 11 9 10 czn czp gnd gnd qsop MAX3964 max3968 squelch 20 19 18 17 16 15 14 13 1 2 3 4 5 6 7 8 v cc v cc gndo los+ filter inv v th los- out- out+ v cco sub in+ in- rssi 12 11 9 10 czn czp gnd gnd qsop max3965 squelch pin configurations 20 19 18 17 v th squelch v cc v cc 16 v cco 13 12 11 14 15 out+ out- los- los+ v cco 4 3 2 1 in- rssi filter inv 5 in+ 6 7 8 9 gnd gnd gnd czp 10 czn MAX3964etp top view 20 thin qfn
MAX3964/max3965/max3968 +3.0v to +5.5v, 125mbps to 266mbps limiting amplifiers with loss-of-signal detector _______________________________________________________________________________________ 9 squelch v cc v th v th v cc v cc0 czn czp gnd sub gnd 0.047" (1.19mm) 0.057" (1.45mm) los+ los- out- out+ v cco inv filter rssi in- in+ squelch v cc v cc gndo czn czp gnd sub gnd 0.047" (1.19mm) 0.057" (1.45mm) los+ los- out- out+ v cco inv filter rssi in- in+ chip topographies transistor count: 915 substrate connected to sub sub connected to gnd on MAX3964etp
MAX3964/max3965/max3968 +3.0v to +5.5v, 125mbps to 266mbps limiting amplifiers with loss-of-signal detector 10 ______________________________________________________________________________________ qsop.eps package information (the package drawing(s) in this data sheet may not reflect the most current specifications. for the latest package outline information, go to www.maxim-ic.com/packages .)
MAX3964/max3965/max3968 +3.0v to +5.5v, 125mbps to 266mbps limiting amplifiers with loss-of-signal detector ______________________________________________________________________________________ 11 package information (continued) (the package drawing(s) in this data sheet may not reflect the most current specifications. for the latest package outline information, go to www.maxim-ic.com/packages .) 24l qfn thin.eps 21-0139 a package outline 12,16,20,24l qfn thin, 4x4x0.8 mm
MAX3964/max3965/max3968 +3.0v to +5.5v, 125mbps to 266mbps limiting amplifiers with loss-of-signal detector maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a maxim product. no circuit patent licenses are implied. maxim reserves the right to change the circuitry and specifications without notice at any time. 12 ____________________maxim integrated products, 120 san gabriel drive, sunnyvale, ca 94086 408-737-7600 2002 maxim integrated products printed usa is a registered trademark of maxim integrated products. package information (continued) (the package drawing(s) in this data sheet may not reflect the most current specifications. for the latest package outline information, go to www.maxim-ic.com/packages .) a 21-0139 package outline 12,16,20,24l qfn thin, 4x4x0.8 mm


▲Up To Search▲   

 
Price & Availability of MAX3964

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X